首頁 >74HC193DB-Q100>規(guī)格書列表

零件型號下載 訂購功能描述制造商 上傳企業(yè)LOGO

74HC193DB-Q100

74HC193DB-Q100 - Presettable synchronous 4-bit binary up/down counter ; ·Automotive product qualification in accordance with AEC-Q100 (Grade 1)·Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n;

Presettable synchronous 4-bit binary up/down counter - The 74HC193-Q100; 74HCT193-Q100 is a 4-bit synchronous binary up/down counter. Separate up/down clocks, CPU and CPD respectively, simplify operation. The outputs change state synchronously with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed while CPD is held HIGH, the device counts up. If the CPD clock is pulsed while CPU is held HIGH, the device counts down. Only one clock input can be held HIGH at any time to guarantee predictable behavior. The device can be cleared at any time by the asynchronous master reset input (MR). It may also be loaded in parallel by activating the asynchronous parallel load input (PL). The terminal count up (TCU) and terminal count down (TCD) outputs are normally HIGH. When the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of CPU causes TCU to go LOW. TCU remains LOW until CPU goes HIGH again, duplicating the count up clock. Likewise, the TCD output goes LOW when the circuit is in the zero state and the CPD goes LOW. The terminal count outputs duplicate the clock waveforms and can be used as the clock input signals to the next higher-order circuit in a multistage counter. Multistage counters are not fully synchronous, since there is a slight delay time difference added for each stage that is added. The counter may be preset by the asynchronous parallel load capability of the circuit. Information on the parallel data inputs (D0 to D3), is loaded into the counter. This information appears on the outputs (Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load (PL) input is LOW. A HIGH level on the master reset (MR) input disables the parallel load gates. It overrides both clock inputs and sets all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a reset or load operation, the next LOW-to-HIGH transition of that clock is interpreted as a legitimate signal and it is counted. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

NexperiaNexperia B.V. All rights reserved

安世安世半導(dǎo)體(中國)有限公司

74HC193DB-Q100

Presettable synchronous 4-bit binary up/down counter

NEXPERIANexperia B.V. All rights reserved

安世安世半導(dǎo)體(中國)有限公司

74HC193DB-Q100J

Package:16-SSOP(0.209",5.30mm 寬);包裝:卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶 類別:集成電路(IC) 計數(shù)器,除法器 描述:IC COUNTER U/D 4BIT BIN 16SSOP

ETC

ETC

技術(shù)參數(shù)

  • Product status:

    Production

  • V_CC (V):

    2.0 - 6.0

  • Output drive capability (mA):

    +/- 5.2

  • Logic switching levels:

    CMOS

  • t_pd (ns):

    20

  • f_max (MHz):

    41

  • Power dissipation considerations:

    low

  • T_amb (Cel):

    -40~125

  • R_th(j-a) (K/W):

    148

  • Ψ_th(j-top) (K/W):

    42.0

  • Package name:

    SSOP16

供應(yīng)商型號品牌批號封裝庫存備注價格
Nexperia/安世
22+
SOT338-1
20000
原廠原裝正品現(xiàn)貨
詢價
MAXIM/美信
23+
SOT23-5
69820
終端可以免費供樣,支持BOM配單!
詢價
Nexperia USA Inc.
24+
16-SSOP
56200
一級代理/放心采購
詢價
NEXPERIA/安世
2447
SOT338-1
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價
NEXPERIA
20+
SSOP-16
2000
就找我吧!--邀您體驗愉快問購元件!
詢價
恩XP
22+
NA
45000
加我QQ或微信咨詢更多詳細(xì)信息,
詢價
NEXPERIA/安世
22+
SOT338-1
10990
原裝正品
詢價
Nexperia
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國著名電子元器件獨立分銷
詢價
NEXPERIA/安世
25+
SOT338-1
20000
全新原裝現(xiàn)貨庫存
詢價
NEXPERIA/安世
2023+
SOT338-1
48000
AI智能識別、工業(yè)、汽車、醫(yī)療方案LPC批量及配套一站
詢價
更多74HC193DB-Q100供應(yīng)商 更新時間2025-7-29 16:20:00