- IC/元器件
- PDF資料
- 商情資訊
- 絲印
首頁>ADC3669IRTDT>規(guī)格書詳情
ADC3669IRTDT中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
ADC3669IRTDT |
功能描述 | ADC3668, ADC3669 Dual-Channel, 16-Bit 250MSPS and 500MSPS Analog-to-Digital Converter (ADC) |
絲印標(biāo)識 | |
封裝外殼 | VQFN |
文件大小 |
4.10552 Mbytes |
頁面數(shù)量 |
80 頁 |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡稱 |
TI1【德州儀器】 |
中文名稱 | 德州儀器官網(wǎng) |
原廠標(biāo)識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-5-17 23:00:00 |
人工找貨 | ADC3669IRTDT價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
ADC3669IRTDT規(guī)格書詳情
1 Features
? 16-bit, dual channel 250 and 500MSPS ADC
? Noise spectral density: -160.4dBFS/Hz
? Thermal Noise: 76.4dBFS
? Single core (non-interleaved) ADC architecture
? Aperture jitter: 75fs
? Buffered analog inputs
– Programmable 100Ω and 200Ω termination
? Input fullscale: 2VPP
? Full power input bandwidth (-3dB): 1.4GHz
? Spectral performance (fIN = 70MHz, -1dBFS):
– SNR: 75.6dBFS
– SFDR HD2,3: 80dBc
– SFDR worst spur: 94dBFS
? INL: ±2 LSB (typical)
? DNL: ±0.5 LSB (typical)
? Digital down-converters (DDCs)
– Up to four independent DDCs
– Complex and real decimation
– Decimation: /2, /4 to /32768 decimation
– 48-bit NCO phase coherent frequency hopping
? DDR/Serial LVDS interface
– 16-bit Parallel DDR LVDS for DDC bypass
– Serial LVDS for decimation
– 32-bit output option for high decimation
? Power consumption: 300mW/channel (500MSPS)
2 Applications
? Software defined radio
? Spectrum analyzer
? Radar
? Spectroscopy
? Power amplifier linearization
? Communications infrastructure
3 Description
The ADC3668 and ADC3669 (ADC366x) are a 16-
bit, 250MSPS and 500MSPS, dual channel analog to
digital converters (ADC). The devices are designed
for high signal-to-noise ratio (SNR) and deliver a
noise spectral density of ?160dBFS/Hz (500MSPS).
The ADC366x includes an optional quad band
digital down-converter (DDC) supporting wide band
decimation by 2 to narrow band decimation by 32768.
The DDC uses a 48-bit NCO which supports phase
coherent and phase continuous frequency hopping.
The ADC366x is outfitted with a flexible LVDS
interface. In decimation bypass mode, the device
uses a 16-bit wide parallel DDR LVDS interface.
When using decimation, the output data is transmitted
using a serial LVDS interface reducing the number
of lanes needed as decimation increases. For high
decimation ratios, the output resolution can be
increased to 32-bit.
The power efficient ADC architecture consumes
300mW/ch at 500MSPS and provides power scaling
with lower sampling rates (250mW/ch at 250MSPS).
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
NS |
24+ |
NA/ |
3438 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票 |
詢價 | ||
NS |
25+ |
DIP24 |
188 |
原裝正品,歡迎來電咨詢! |
詢價 | ||
NS |
9048+ |
DIP24 |
80 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
TI(德州儀器) |
2024+ |
N/A |
500000 |
誠信服務(wù),絕對原裝原盤 |
詢價 | ||
NSC |
23+ |
DIP24 |
28000 |
原裝正品 |
詢價 | ||
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
原裝正品現(xiàn)貨 |
詢價 | ||
NSC |
24+ |
2645 |
100%全新原裝公司現(xiàn)貨供應(yīng)!隨時可發(fā)貨 |
詢價 | |||
NS |
23+ |
DIP |
5000 |
原廠授權(quán)代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳 |
詢價 | ||
NS |
22+ |
DIP24 |
8000 |
原裝正品支持實單 |
詢價 | ||
NS/國半 |
QQ咨詢 |
DIP |
358 |
全新原裝 研究所指定供貨商 |
詢價 |