首頁>CDCM7005HFGSLASHEM.Z>規(guī)格書詳情
CDCM7005HFGSLASHEM.Z中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
CDCM7005HFGSLASHEM.Z |
功能描述 | CDCM7005-SP 3.3-V High Performance Rad-Tolerant Class V, Clock Synchronizer and Jitter Cleaner |
文件大小 |
1.85273 Mbytes |
頁面數(shù)量 |
50 頁 |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡稱 |
TI2【德州儀器】 |
中文名稱 | 美國德州儀器公司官網(wǎng) |
原廠標識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-7-10 23:00:00 |
人工找貨 | CDCM7005HFGSLASHEM.Z價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
CDCM7005HFGSLASHEM.Z規(guī)格書詳情
1 Features
1? High Performance LVPECL and LVCMOS PLL
Clock Synchronizer
? Two Reference Clock Inputs (Primary and
Secondary Clock) for Redundancy Support With
Manual or Automatic Selection
? Accepts LVCMOS Input Frequencies Up to
200 MHz
? VCXO_IN Clock is Synchronized to One of the
Two Reference Clocks
? VCXO_IN Frequencies Up to 2 GHz (LVPECL)
? Outputs can be a Combination of LVPECL and
LVCMOS (Up to Five Differential LVPECL Outputs
or Up to 10 LVCMOS Outputs)
? Output Frequency is Selectable by x1, /2, /3, /4,
/6, /8, /16 on Each Output Individually
? Efficient Jitter Cleaning from Low PLL Loop
Bandwidth
? Low Phase Noise PLL Core
? Programmable Phase Offset (PRI_REF and
SEC_REF to Outputs)
? Wide Charge Pump Current Range From
200 μA to 3 mA
? Analog and Digital PLL Lock Indication
? Provides VBB Bias Voltage Output for Single-
Ended Input Signals (VCXO_IN)
? Frequency Hold Over Mode Improves Fail-Safe
Operation
? Power-Up Control Forces LVPECL Outputs to Tri-
State at VCC < 1.5 V
? SPI Controllable Device Setting
? 3.3-V Power Supply
? High-Performance 52 Pin Ceramic Quad Flat
Pack (HFG)
? Rad-Tolerant : 50 kRad (Si) TID
? QML-V Qualified, SMD 5962-07230
? Military Temperature Range: –55°C to 125°C Tcase
? Engineering Evaluation (/EM) Samples are
Available
(1) These units are intended for engineering evaluation only.
They are processed to a non-compliant flow (for example, no
burn-in, and so forth) and are tested to temperature rating of
25°C only. These units are not suitable for qualification,
production, radiation testing or flight use. Parts are not
warranted for performance on full MIL specified temperature
range of –55°C to 125°C or operating life.
2 Applications
? Low-Jitter Clock Distribution
? SERDES Links
? Analog Data Converters
? Digital-to-Analog Converters
3 Description
The CDCM7005-SP is a high-performance, low
phase noise and low skew clock synchronizer that
synchronizes a VCXO (voltage controlled crystal
oscillator) or VCO (voltage controlled oscillator)
frequency to one of the two reference clocks. The
programmable pre-divider M and the feedbackdividers
N and P give a high flexibility to the
frequency ratio of the reference clock to VC(X)O as
VC(X)O_IN / PRI_REF = (N × P) / M or VC(X)O_IN /
SEC_REF = (N × P) / M.
VC(X)O_IN clock operates up to 2 GHz. Through the
selection of external VC(X)O and loop filter
components, the PLL loop bandwidth and damping
factor can be adjust to meet different system
requirements.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
24+ |
NA/ |
3335 |
原裝現(xiàn)貨,當天可交貨,原型號開票 |
詢價 | ||
TI |
2016+ |
VQFN48 |
2500 |
主營TI,絕對原裝,假一賠十,可開17%增值稅發(fā)票! |
詢價 | ||
TI |
25+ |
QFN |
85 |
原裝正品,假一罰十! |
詢價 | ||
TI |
三年內(nèi) |
1983 |
只做原裝正品 |
詢價 | |||
TI |
2016+ |
ROHS |
5632 |
只做進口原裝正品!現(xiàn)貨或者訂貨一周貨期!只要要網(wǎng)上有 |
詢價 | ||
TI |
24+ |
SMD |
53 |
“芯達集團”專營軍工百分之百原裝進口 |
詢價 | ||
TI(德州儀器) |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗原裝進口正品做服務做口碑有支持 |
詢價 | ||
TI |
2023+ |
NA |
8700 |
原裝現(xiàn)貨 |
詢價 | ||
TI |
17+ |
48-VFQFN |
6200 |
100%原裝正品現(xiàn)貨 |
詢價 | ||
TI(德州儀器) |
24+ |
N/A |
6000 |
原裝,正品 |
詢價 |