首頁(yè)>CY7C1320JV18-300BZC>規(guī)格書(shū)詳情
CY7C1320JV18-300BZC集成電路(IC)的存儲(chǔ)器規(guī)格書(shū)PDF中文資料

廠商型號(hào) |
CY7C1320JV18-300BZC |
參數(shù)屬性 | CY7C1320JV18-300BZC 封裝/外殼為165-LBGA;包裝為卷帶(TR);類(lèi)別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA |
功能描述 | 18-Mbit DDR-II SRAM 2-Word Burst Architecture |
封裝外殼 | 165-LBGA |
文件大小 |
616.03 Kbytes |
頁(yè)面數(shù)量 |
26 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
CYPRESS【賽普拉斯】 |
中文名稱(chēng) | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-6-4 23:00:00 |
人工找貨 | CY7C1320JV18-300BZC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多- CY7C1320BV18-300BZC
- CY7C1320CV18-200BZI
- CY7C1320CV18-200BZXI
- CY7C1320CV18-167BZC
- CY7C1320BV18-300BZI
- CY7C1320BV18-300BZXC
- CY7C1320BV18-300BZXI
- CY7C1320CV18
- CY7C1320CV18-250BZC
- CY7C1320CV18-267BZXC
- CY7C1320CV18-267BZXI
- CY7C1320CV18-250BZXI
- CY7C1320CV18-200BZC
- CY7C1320JV18
- CY7C1320CV18-250BZI
- CY7C1320CV18-167BZI
- CY7C1320CV18-167BZXI
- CY7C1320CV18-267BZI
CY7C1320JV18-300BZC規(guī)格書(shū)詳情
Functional Description
The CY7C1316JV18, CY7C1916JV18, CY7C1318JV18, and CY7C1320JV18 are 1.8V Synchronous Pipelined SRAMs equipped with DDR-II architecture. The DDR-II consists of an SRAM core with advanced synchronous peripheral circuitry and a one-bit burst counter.
Features
■ 18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)
■ 300 MHz clock for high bandwidth
■ 2-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
■ Synchronous internally self-timed writes
■ DDR-II operates with 1.5 cycle read latency when the DLL is
enabled
■ Operates similar to a DDR-I device with 1 cycle read latency in
DLL off mode
■ 1.8V core power supply with HSTL inputs and outputs
■ Variable drive HSTL output buffers
■ Expanded HSTL output voltage (1.4V–VDD)
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
CY7C1320JV18-300BZC
- 制造商:
Cypress Semiconductor Corp
- 類(lèi)別:
集成電路(IC) > 存儲(chǔ)器
- 包裝:
卷帶(TR)
- 存儲(chǔ)器類(lèi)型:
易失
- 存儲(chǔ)器格式:
SRAM
- 技術(shù):
SRAM - 同步,DDR II
- 存儲(chǔ)容量:
18Mb(512K x 36)
- 存儲(chǔ)器接口:
并聯(lián)
- 電壓 - 供電:
1.7V ~ 1.9V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類(lèi)型:
表面貼裝型
- 封裝/外殼:
165-LBGA
- 供應(yīng)商器件封裝:
165-FBGA(13x15)
- 描述:
IC SRAM 18MBIT PARALLEL 165FBGA
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS(賽普拉斯) |
24+ |
LBGA165 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢(xún)價(jià) | ||
CYPRESS |
2016+ |
FBGA165 |
3526 |
假一罰十進(jìn)口原裝現(xiàn)貨原盤(pán)原標(biāo)! |
詢(xún)價(jià) | ||
Cypress |
21+ |
FBGA165 |
13 |
原裝現(xiàn)貨假一賠十 |
詢(xún)價(jià) | ||
Cypress |
165-FBGA |
2800 |
Cypress一級(jí)分銷(xiāo),原裝原盒原包裝! |
詢(xún)價(jià) | |||
CYPRESS/賽普拉斯 |
23+ |
BGA |
3000 |
一級(jí)代理原廠VIP渠道,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、 |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
25+ |
165-LBGA |
9350 |
獨(dú)立分銷(xiāo)商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
詢(xún)價(jià) | ||
Infineon Technologies |
23+/24+ |
165-LBGA |
8600 |
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨 |
詢(xún)價(jià) | ||
CYPRESS |
2138+ |
原廠標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) |