首頁>LMK1D2106LRHAT>規(guī)格書詳情

LMK1D2106LRHAT中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

LMK1D2106LRHAT
廠商型號

LMK1D2106LRHAT

功能描述

LMK1D210xL Ultra Low Additive Jitter LVDS Buffer

絲印標識

L2106

封裝外殼

VQFN

文件大小

2.47737 Mbytes

頁面數(shù)量

46

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI德州儀器

中文名稱

美國德州儀器公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-7-11 8:31:00

人工找貨

LMK1D2106LRHAT價格和庫存,歡迎聯(lián)系客服免費人工找貨

LMK1D2106LRHAT規(guī)格書詳情

1 Features

? High-performance LVDS clock buffer family: up to

2GHz

– Dual 1:2 differential buffer

– Dual 1:4 differential buffer

– Dual 1:6 differential buffer

– Dual 1:8 differential buffer

? Supply voltage: 1.71V to 3.465V

? Dual output common mode voltage operation:

– Output common mode voltage: 0.7V at 1.8V

supply voltage.

– Output common mode voltage: 1.2V at 2.5V/

3.3V supply voltage

? Low additive jitter:

– < 17fs RMS typical in 12kHz to

20MHz at 1250.25MHz

– < 22fs RMS typical in 12kHz to

20MHz at 625MHz

– < 60fs RMS maximum in 12kHz to

20MHz at 156.25MHz

– Very low phase noise floor: -164dBc/Hz (typical

at 156.25MHz)

? Very low propagation delay: < 575ps maximum

? Output skew:

– 15ps maximum (LMK1D2102, LMK1D2104)

– 20ps maximum (LMK1D2106, LMK1D2106)

? Part to Part skew: 150ps

? High-swing LVDS (boosted mode): 500mV VOD

typical when AMP_SELA, AMP_SELB= Floating

? Bank enable/disable using AMP_SELA and

AMP_SELB Section 8.4.1

? Fail-safe input operation

? Universal inputs accept LVDS, LVPECL, LVCMOS,

HCSL and CML signal levels

? LVDS reference voltage, VAC_REF, available for

capacitive-coupled inputs

? Extended industrial temperature range: –40°C to

105°C

2 Applications

? Telecommunications and networking

? Medical imaging

? Test and measurement

? Wireless infrastructure

? Pro audio, video and signage

3 Description

The LMK1D210xL is a low noise dual clock buffer

which distributes one input to a maximum of 2

(LMK1D2102L), 4 (LMK1D2104L), 6 (LMK1D2106L)

or 8 (LMK1D2108L) LVDS outputs. The inputs can

either be LVDS, LVPECL, HCSL, CML, or LVCMOS.

The LMK1D210xL is specifically designed for driving

50Ω transmission lines. When driving inputs in singleended

mode, apply the appropriate bias voltage to the

unused negative input pin (see Figure 8-8).

LMK1D210xL buffer offers two output common mode

operation (0.7V and 1.2V) for different operating

supply. The device provides flexibility in design for

DC-coupled mode applications.

AMP_SELA / AMP_SELB control pin can be used

to select different output amplitude LVDS (350mV)

or boosted LVDS (500mV). In addition to amplitude

selection, outputs can be disabled using the same pin.

The part also supports Fail-Safe Input function for

clock and digital input pins. The device further

incorporates an input hysteresis which prevents

random oscillation of the outputs in the absence of

an input signal.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TAIYO/太誘
24+
3000
全新原裝數(shù)量均有多電話咨詢
詢價
TAIYO/太誘
21+
SMD
3000
只做原裝正品,不止網(wǎng)上數(shù)量,歡迎電話微信查詢!
詢價
TI(德州儀器)
24+
VQFN40(6x6)
7350
現(xiàn)貨供應(yīng),當天可交貨!免費送樣,原廠技術(shù)支持!!!
詢價
TI(德州儀器)
24+
VQFN40(6x6)
3238
原裝現(xiàn)貨,免費供樣,技術(shù)支持,原廠對接
詢價
TAIYO/太誘
23+
SOP-8
89630
當天發(fā)貨全新原裝現(xiàn)貨
詢價
TI(德州儀器)
2024+
VQFN-48(7x7)
500000
誠信服務(wù),絕對原裝原盤
詢價
德力西
24+
傳感器
80000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
TAIYO/太誘
1950+
98552
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
TAIYO YUDEN(太誘)
23+
SMD
100000
原裝現(xiàn)貨、價格優(yōu)勢、可開發(fā)票
詢價
TAIYO/太誘
22+
2.0x1.25
100000
只做原裝正品
詢價