首頁(yè)>MIMXRT105FDAF5B>規(guī)格書(shū)詳情
MIMXRT105FDAF5B中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
MIMXRT105FDAF5B |
功能描述 | i.MX RT1060 Crossover Processors for Industrial Products |
文件大小 |
1.93602 Mbytes |
頁(yè)面數(shù)量 |
114 頁(yè) |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡(jiǎn)稱(chēng) |
nxp【恩智浦】 |
中文名稱(chēng) | 恩智浦半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-5-23 20:00:00 |
人工找貨 | MIMXRT105FDAF5B價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多MIMXRT105FDAF5B規(guī)格書(shū)詳情
1.1 Features
The i.MX RT1060 processors are based on Arm Cortex-M7 Core Platform, which has the following
features:
? Supports single Arm Cortex-M7 Core with:
— 32 KB L1 Instruction Cache
— 32 KB L1 Data Cache
— Full featured Floating Point Unit (FPU) with support of the VFPv5 architecture
— Support the Armv7-M Thumb instruction set
? Integrated MPU, up to 16 individual protection regions
? Tightly coupled GPIOs, operating at the same frequency as Arm Core
? Up to 512 KB I-TCM and D-TCM in total
? Frequency of 528 MHz
? Cortex M7 CoreSight? components integration for debug
? Frequency of the core, as per Table 10, Operating ranges, on page 24.
The SoC-level memory system consists of the following additional components:
— Boot ROM (128 KB)
— On-chip RAM (1 MB)
– 512 KB OCRAM shared between ITCM/DTCM and OCRAM
– Dedicate 512 KB OCRAM
? External memory interfaces:
— 8/16-bit SDRAM, up to SDRAM-133/SDRAM-166
— 8/16-bit SLC NAND FLASH, with ECC handled in software
— SD/eMMC
— SPI NOR/NAND FLASH
— Parallel NOR FLASH with XIP support
— Two single/dual channel Quad SPI FLASH with XIP support
? Timers and PWMs:
— Two General Programmable Timers (GPT)
– 4-channel generic 32-bit resolution timer for each
– Each support standard capture and compare operation
— Four Periodical Interrupt Timers (PIT)
– Generic 32-bit resolution timer