首頁>V62SLASH23632-01XE>規(guī)格書詳情

V62SLASH23632-01XE中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

V62SLASH23632-01XE
廠商型號

V62SLASH23632-01XE

功能描述

SN54SC2T74-SEP Radiation Tolerant, Dual D-Type Flip-Flop With Integrated Translation

絲印標識

SC74SEP

封裝外殼

TSSOP

文件大小

1.06467 Mbytes

頁面數(shù)量

28

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI1德州儀器

中文名稱

美國德州儀器公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-7-12 20:00:00

人工找貨

V62SLASH23632-01XE價格和庫存,歡迎聯(lián)系客服免費人工找貨

V62SLASH23632-01XE規(guī)格書詳情

1 Features

? Vendor item drawing available, VID

V62/23632-01XE

? Total ionizing dose characterized at 30 krad (Si)

– Total ionizing dose radiation lot acceptance

testing (TID RLAT) for every wafer lot to 30

krad (Si)

? Single-event effects (SEE) characterized:

– Single event latch-up (SEL) immune to linear

energy transfer (LET) = 43 MeV-cm2 /mg

– Single event transient (SET) characterized to

43 MeV-cm2 /mg

? Wide operating range of 1.2 V to 5.5 V

? Single-supply translating gates at 5/3.3/2.5/1.8/1.2

V VCC

– TTL compatible inputs:

? Up translation:

– 1.8-V – Inputs from 1.2 V

– 2.5-V – Inputs from 1.8 V

– 3.3-V – Inputs from 1.8 V, 2.5 V

– 5.0-V – Inputs from 2.5 V, 3.3 V

? Down translation:

– 1.2-V – Inputs from 1.8 V, 2.5 V, 3.3 V,

5.0 V

– 1.8-V – Inputs from 2.5 V, 3.3 V, 5.0 V

– 2.5-V – Inputs from 3.3 V, 5.0 V

– 3.3-V – Inputs from 5.0 V

? 5.5 V tolerant input pins

? Output drive up to 25 mA AT 5-V

? Latch-up performance exceeds 250 mA per

JESD 17

? Space enhanced plastic (SEP)

– Controlled baseline

– Gold bondwire

– NiPdAu lead finish

– One assembly and test site

– One fabrication site

– Military (–55°C to 125°C) temperature range

– Extended product life cycle

– Product traceability

– Meets NASAs ASTM E595 outgassing

specification

2 Applications

? Enable or disable a digital signal

? Controlling an indicator LED

? Translation between communication modules and

system controllers

3 Description

The SN54SC2T74-SEP contains two independent Dtype

positive-edge-triggered flip-flops. A low level at

the preset (PRE) input sets the output high. A low

level at the clear (CLR) input resets the output low.

Preset and clear functions are asynchronous and not

dependent on the levels of the other inputs. When

PRE and CLR are inactive (high), data at the data

(D) input meeting the setup time requirements is

transferred to the outputs (Q, Q) on the positive-going

edge of the clock (CLK) pulse. Clock triggering occurs

at a voltage level and is not directly related to the

rise time of the input clock (CLK) signal. Following

the hold-time interval, data at the data (D) input can

be changed without affecting the levels at the outputs

(Q, Q). The output level is referenced to the supply

voltage (VCC) and supports 1.8-V, 2.5-V, 3.3-V, and

5-V CMOS levels.

The input is designed with a lower threshold circuit to

support up translation for lower voltage CMOS inputs

(for example, 1.2 V input to 1.8 V output or 1.8 V input

to 3.3 V output). In addition, the 5-V tolerant input pins

enable down translation (for example, 3.3 V to 2.5 V

output).

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
UEM
24+
NA/
5250
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票
詢價
23+
QFN
84
原裝現(xiàn)貨假一賠十
詢價
EMMICRO
2016+
SOT23-5
3000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
VANGO
17+
QFN68
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價
UEM
25+23+
SOT23-5
77713
絕對原裝正品現(xiàn)貨,全新深圳原裝進口現(xiàn)貨
詢價
45
公司優(yōu)勢庫存 熱賣中!
詢價
24+
SOT5
3629
原裝優(yōu)勢!房間現(xiàn)貨!歡迎來電!
詢價
21+
TO-223
9852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
ST
23+
TO-223
16900
正規(guī)渠道,只有原裝!
詢價
24+
SOT23-5L
8500
詢價