首頁(yè) >74HC193>規(guī)格書(shū)列表

零件型號(hào)下載 訂購(gòu)功能描述制造商 上傳企業(yè)LOGO

74HC193

Presettable synchronous 4-bit binary up/down counter

GENERALDESCRIPTION The74HC/HCT193arehigh-speedSi-gateCMOSdevicesandarepincompatiblewithlowpowerSchottkyTTL(LSTTL).TheyarespecifiedincompliancewithJEDECstandardno.7A. FEATURES ?Synchronousreversible4-bitbinarycounting ?Asynchronousparallelload ?Asynchronous

PhilipsPhilips Semiconductors

飛利浦荷蘭皇家飛利浦

74HC193

Presettable synchronous 4-bit binary up/down counter

1.Generaldescription The74HC193;74HCT193isa4-bitsynchronousbinaryup/downcounter.Separateup/down clocks,CPUandCPDrespectively,simplifyoperation.Theoutputschangestatesynchronously withtheLOW-to-HIGHtransitionofeitherclockinput.IftheCPUclockispulsedwhileCPDi

NEXPERIANexperia B.V. All rights reserved

安世安世半導(dǎo)體(中國(guó))有限公司

74HC193

74系列 邏輯芯片;

HGSEMIGuangdong Huaguan Semiconductor Co., Ltd.

華冠廣東華冠半導(dǎo)體有限公司

74HC193D

Presettable synchronous 4-bit binary up/down counter

GENERALDESCRIPTION The74HC/HCT193arehigh-speedSi-gateCMOSdevicesandarepincompatiblewithlowpowerSchottkyTTL(LSTTL).TheyarespecifiedincompliancewithJEDECstandardno.7A. FEATURES ?Synchronousreversible4-bitbinarycounting ?Asynchronousparallelload ?Asynchronous

PhilipsPhilips Semiconductors

飛利浦荷蘭皇家飛利浦

74HC193D

Presettable synchronous 4-bit binary up/down counter

1.Generaldescription The74HC193;74HCT193isa4-bitsynchronousbinaryup/downcounter.Separateup/down clocks,CPUandCPDrespectively,simplifyoperation.Theoutputschangestatesynchronously withtheLOW-to-HIGHtransitionofeitherclockinput.IftheCPUclockispulsedwhileCPDi

NEXPERIANexperia B.V. All rights reserved

安世安世半導(dǎo)體(中國(guó))有限公司

74HC193DB

74HC193DB - Presettable synchronous 4-bit binary up, down counter; ·Input levels:·For 74HC193: CMOS level\n·For 74HCT193: TTL level\n;

Presettable synchronous 4-bit binary up, down counter - The 74HC193; 74HCT193 is a 4-bit synchronous binary up/down counter. Separate up/down clocks, CPU and CPD respectively, simplify operation. The outputs change state synchronously with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed while CPD is held HIGH, the device will count up. If the CPD clock is pulsed while CPU is held HIGH, the device will count down. Only one clock input can be held HIGH at any time to guarantee predictable behavior. The device can be cleared at any time by the asynchronous master reset input (MR); it may also be loaded in parallel by activating the asynchronous parallel load input (PL). The terminal count up (TCU) and terminal count down (TCD) outputs are normally HIGH. When the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of CPU will cause TCU to go LOW. TCU will stay LOW until CPU goes HIGH again, duplicating the count up clock. Likewise, the TCD output will go LOW when the circuit is in the zero state and the CPD goes LOW. The terminal count outputs can be used as the clock input signals to the next higher order circuit in a multistage counter, since they duplicate the clock waveforms. Multistage counters will not be fully synchronous, since there is a slight delay time difference added for each stage that is added. The counter may be preset by the asynchronous parallel load capability of the circuit. Information present on the parallel data inputs (D0 to D3) is loaded into the counter and appears on the outputs (Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load (PL) input is LOW. A HIGH level on the master reset (MR) input will disable the parallel load gates, override both clock inputs and set all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a reset or load operation, the next LOW-to-HIGH transition of that clock will be interpreted as a legitimate signal and will be counted. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.

NexperiaNexperia B.V. All rights reserved

安世安世半導(dǎo)體(中國(guó))有限公司

74HC193DB-Q100

74HC193DB-Q100 - Presettable synchronous 4-bit binary up/down counter ; ·Automotive product qualification in accordance with AEC-Q100 (Grade 1)·Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n;

Presettable synchronous 4-bit binary up/down counter - The 74HC193-Q100; 74HCT193-Q100 is a 4-bit synchronous binary up/down counter. Separate up/down clocks, CPU and CPD respectively, simplify operation. The outputs change state synchronously with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed while CPD is held HIGH, the device counts up. If the CPD clock is pulsed while CPU is held HIGH, the device counts down. Only one clock input can be held HIGH at any time to guarantee predictable behavior. The device can be cleared at any time by the asynchronous master reset input (MR). It may also be loaded in parallel by activating the asynchronous parallel load input (PL). The terminal count up (TCU) and terminal count down (TCD) outputs are normally HIGH. When the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of CPU causes TCU to go LOW. TCU remains LOW until CPU goes HIGH again, duplicating the count up clock. Likewise, the TCD output goes LOW when the circuit is in the zero state and the CPD goes LOW. The terminal count outputs duplicate the clock waveforms and can be used as the clock input signals to the next higher-order circuit in a multistage counter. Multistage counters are not fully synchronous, since there is a slight delay time difference added for each stage that is added. The counter may be preset by the asynchronous parallel load capability of the circuit. Information on the parallel data inputs (D0 to D3), is loaded into the counter. This information appears on the outputs (Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load (PL) input is LOW. A HIGH level on the master reset (MR) input disables the parallel load gates. It overrides both clock inputs and sets all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a reset or load operation, the next LOW-to-HIGH transition of that clock is interpreted as a legitimate signal and it is counted. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

NexperiaNexperia B.V. All rights reserved

安世安世半導(dǎo)體(中國(guó))有限公司

74HC193D-Q100

Presettable synchronous 4-bit binary up/down counter

1.Generaldescription The74HC193-Q100;74HCT193-Q100isa4-bitsynchronousbinaryup/downcounter.Separate up/downclocks,CPUandCPDrespectively,simplifyoperation.Theoutputschangestate synchronouslywiththeLOW-to-HIGHtransitionofeitherclockinput.IftheCPUclockispulsed

NEXPERIANexperia B.V. All rights reserved

安世安世半導(dǎo)體(中國(guó))有限公司

74HC193N

Presettable synchronous 4-bit binary up/down counter

GENERALDESCRIPTION The74HC/HCT193arehigh-speedSi-gateCMOSdevicesandarepincompatiblewithlowpowerSchottkyTTL(LSTTL).TheyarespecifiedincompliancewithJEDECstandardno.7A. FEATURES ?Synchronousreversible4-bitbinarycounting ?Asynchronousparallelload ?Asynchronous

PhilipsPhilips Semiconductors

飛利浦荷蘭皇家飛利浦

74HC193PW

Presettable synchronous 4-bit binary up/down counter

1.Generaldescription The74HC193;74HCT193isa4-bitsynchronousbinaryup/downcounter.Separateup/down clocks,CPUandCPDrespectively,simplifyoperation.Theoutputschangestatesynchronously withtheLOW-to-HIGHtransitionofeitherclockinput.IftheCPUclockispulsedwhileCPDi

NEXPERIANexperia B.V. All rights reserved

安世安世半導(dǎo)體(中國(guó))有限公司

技術(shù)參數(shù)

  • Package:

    SOP16DIP16 TSSOP16

供應(yīng)商型號(hào)品牌批號(hào)封裝庫(kù)存備注價(jià)格
恩XP
25+
DIP
32360
NXP/恩智浦全新特價(jià)74HC193即刻詢購(gòu)立享優(yōu)惠#長(zhǎng)期有貨
詢價(jià)
ST
2016+
SOP16
6000
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票!
詢價(jià)
TI
24+
4908
詢價(jià)
TI
24+
SOP
3500
原裝現(xiàn)貨,可開(kāi)13%稅票
詢價(jià)
HARRIS
23+
SMD-SO16
9856
原裝正品,假一罰百!
詢價(jià)
PH
25+
DIP
3000
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售
詢價(jià)
TI/德州儀器
22+
TSSOP16
25000
只做原裝,原裝,假一罰十
詢價(jià)
TI
2023+
SOP-16
50000
原裝現(xiàn)貨
詢價(jià)
PHI
2020+
SOP-3.9
6
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可
詢價(jià)
PH
24+
原廠封裝
2548
原裝現(xiàn)貨假一罰十
詢價(jià)
更多74HC193供應(yīng)商 更新時(shí)間2025-7-28 20:12:00